# Instruction Set Architecture: Binary, Representing Instructions, Logical Operations and Branching

Dr. Vincent C. Emeakaroha

25-01-2017

vc.emeakaroha@cs.ucc.ie

# **Unsigned Binary Integers**

Given an n-bit number

$$x = x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range: 0 to  $+2^{n} 1$
- Using 32 bits
  - 0 to +4,294,967,295
- Example
  - 0000 0000 0000 0000 0000 0000 0000 1011<sub>2</sub> = 0 + ... +  $1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0$ = 0 + ... + 8 + 0 + 2 + 1 =  $11_{10}$

# 2s – Complement Signed Integers

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range:
  - Negative  $-2^{n-1}$  to -1
  - Positive 0 to  $+2^{n-1}-1$
- Using 32 bits
  - -2,147,483,648 to +2,147,483,647
- Example

# 2s – Complement Signed Integers

- Bit 31 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- $-(-2^{n-1})$  can't be represented
- Non-negative numbers have the same unsigned and 2s-complement representation
- Some specific numbers
  - 0: 0000 0000 ... 0000
  - -1: 1111 1111 ... 1111
  - Most-negative: 1000 0000 ... 0000
  - Most-positive: 0111 1111 ... 1111

# Signed Negation

- Complement and add 1
  - Complement means  $1 \rightarrow 0$ ,  $0 \rightarrow 1$

$$x + x = 1111...111_2 = -1$$
  
 $x + 1 = -x$ 

- Example: negate +2
  - $+2 = 0000 \ 0000 \ \dots \ 0010_2$
  - $-2 = 1111 \ 1111 \ \dots \ 1101_2 + 1$ =  $1111 \ 1111 \ \dots \ 1110_2$

# Signed Extension

- Representing a number using more bits
  - Preserve the numeric value
- Replicate the sign bit to the left
  - unsigned values: extend with 0s
- Examples: 8-bit to 16-bit
  - +2: 0000 0010 => 0000 0000 0000 0010
  - -2: 1111 1110 => 1111 1111 1111 1110
- In MIPS instruction set
  - addi: extend immediate value
  - 1b, 1h: extend loaded byte/halfword
  - beq, bne: extend the displacement

# Representing Instructions

- Instructions are encoded in binary
  - This is known as machine code
- MIPS instructions
  - Encoded as 32-bit instruction words
  - Provides the ability to map registers into numbers
    - The layout is called instruction format
- Register numbers
  - \$t0 \$t7 are mapped to register number 8 15
  - \$t8 \$t9 are mapped to register number 24 25
  - \$s0 \$s7 are mapped to register number 16 23

#### MIPS R-format Instructions

|   | ор     | rs     | rt     | rd     | shamt  | funct  |
|---|--------|--------|--------|--------|--------|--------|
| ( | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- Fields for Register instruction format
  - op: operation code (opcode)
  - rs: first source register number
  - rt: second source register number
  - rd: destination register number
  - shamt: shift amount (00000 for now)
  - funct: function code (extends opcode)

# R-format Example



add \$t0, \$s1, \$s2

| special | \$s1  | \$s2  | \$tO  | 0     | add    |                    |
|---------|-------|-------|-------|-------|--------|--------------------|
| 0       | 17    | 18    | 8     | 0     | 32     | ] <b>←</b> Decimal |
| 000000  | 10001 | 10010 | 01000 | 00000 | 100000 | Binary             |

 $00000100011001001001000000100000_2 = 02324020_{16}$ 

#### MIPS I-format Instructions

| ор     | rs rt c |        | constant or address |
|--------|---------|--------|---------------------|
| 6 bits | 5 bits  | 5 bits | 16 bits             |

- Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - Constant:  $-2^{15}$  to  $+2^{15}-1$
  - Address: offset added to base address in rs
- Example: lw \$t0, 1200(\$t1)

|--|

# Memory: Stored-program Concept





- Two key principles:
  - 1. Instructions represented in binary, just like data
  - 2. Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs

# **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С               | Java | MIPS      |  |
|-------------|-----------------|------|-----------|--|
| Shift left  | <b>&lt;&lt;</b> | <<   | s11       |  |
| Shift right | >>              | >>>  | srl       |  |
| Bitwise AND | &               | &    | and, andi |  |
| Bitwise OR  |                 |      | or, ori   |  |
| Bitwise NOT | ~               | ~    | nor       |  |

Useful for extracting and inserting groups of bits in a word

# **Shift Operations**

| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- shamt: how many positions to shift
- Shift left logical
  - Shift left and fill with 0 bits
  - s11 by *i* bits multiplies by  $2^i$
- Shift right logical
  - Shift right and fill with 0 bits
  - srl by *i* bits divides by 2<sup>*i*</sup> (unsigned only)

#### **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

```
and $t0, $t1, $t2
```

- \$t2 | 0000 0000 0000 0000 00<mark>00 11</mark>01 1100 0000
- \$t1 | 0000 0000 0000 00<mark>11 11</mark>00 0000 0000
- \$t0 | 0000 0000 0000 00<mark>00 11</mark>00 0000 0000

#### **OR Operations**

- Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

```
or $t0, $t1, $t2
```

```
$t2 | 0000 0000 0000 000<mark>00 11</mark>01 1100 0000
```

\$t0 | 0000 0000 0000 0000 00<mark>11 11</mark>01 1100 0000

#### **NOT Operations**

- Useful to invert bits in a word
  - Change 0 to 1, and 1 to 0
- MIPS has NOR 3-operand instruction
  - a NOR b == NOT ( a OR b )

nor \$t0, \$t1, \$zero←

Register 0: always read as zero

- \$t1 0000 0000 0000 0001 1100 0000 0000
- \$t0 | 1111 1111 1111 1100 0011 1111 1111

# **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- MIPS support two conditional instructions:
  - 1. beg rs, rt, L1
    - if (rs == rt) branch to instruction labeled L1;
  - 2. bne rs, rt, L1
    - if (rs != rt) branch to instruction labeled L1;
- •j L1
  - unconditional jump to instruction labeled L1

# **Compiling If Statements**

Assembler calculates addresses

• C code:

- f, g, ... in \$s0, \$s1, ...
- Compiled MIPS code:



```
bne $s3, $s4, Else
    add $s0, $s1, $s2
    j    Exit
Else: sub $s0, $s1, $s2
Exit:
```

#### **Basic Blocks**

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

# More Conditional Operations

- Set result to 1 if a condition is true
  - Otherwise, set to 0
- •slt rd, rs, rt
  - if (rs < rt) rd = 1; else rd = 0;
- •slti rt, rs, constant
  - if (rs < constant) rt = 1; else rt = 0;
- Use in combination with beq, bne

```
slt $t0, $s1, $s2 # if ($s1 < $s2)
bne $t0, $zero, L # branch to L
```

# Signed vs. Unsigned

- Signed comparison: slt, slti
- Unsigned comparison: sltu, sltui
- Example

  - slt \$t0, \$s0, \$s1 # signed • -1 < +1 ⇒ \$t0 = 1
  - sltu \$t0, \$s0, \$s1 # unsigned
    - $+4,294,967,295 > +1 \Rightarrow $t0 = 0$

# Procedure Calling

- Procedure allows programmers to concentrate on a portion of a task at a time
  - Includes parameter to interface to the rest of the program
- Steps required for calling procedure
  - 1. Place parameters in registers
  - 2. Transfer control to procedure
  - 3. Acquire storage for procedure
  - 4. Perform procedure's operations
  - 5. Place result in register for caller
  - 6. Return to place of call

#### Register Usage

- MIPS 32 register allocation for procedure calls
- \$a0 \$a3: arguments registers for passing parameters (reg's 4 7)
- \$v0, \$v1: registers for result values (reg's 2 and 3)
- \$t0 \$t9: temporaries
  - Can be overwritten by callee
- \$s0 \$s7: saved registers
  - Must be saved/restored by callee
- \$gp: global pointer for static data (reg 28)
- \$sp: stack pointer (reg 29)
- \$fp: frame pointer (reg 30)
- \$ra: return address (reg 31)